# 1007ICT / 1807ICT / 7611ICT Compatem Systems & Metworks

https://powcoder.com

3C. Digitald Logich and Digital Circuits

Dr. Sven Venema

Dr. Vallipuram Muthukkumarasamy

# **Last Lecture:**

#### **Topics Covered:**

#### Assignment Project Exam Help

- Logic unit, Selection logic, Decoder logic https://powcoder.com
  Multiplexing and Demultiplexing
- Half and Add WeChat powcoder

#### **Lecture Content**

- Learning objectives
- Arithmetic logic unit
- Binary multiplication and division
- Shifting Assignment Project Exam Help
- Sequential Logic
- Data latches https://prewcoder.com
- Clocks and synghtonication powcoder
- Registers, Buses, Computer memory

# **Learning Objectives**

At the end of this lecture you will have gained an understanding of:

- Arithmetienogiet Protject Exam Help
- Binary multiplication and division
- Shifting Add WeChat powcoder
- Sequential Logic
- Data latches, S-R Latch
- Clocks and synchronisation
- Registers, Buses, Computer memory

## ALU – Arithmetic Logic Unit (Section 7.2)

- The ALU is a general processing element
- It puts everything we have learnt together
- ALUs are combined in parallel for multi-bit versions



# Multiplication and Division By 2

 To multiply by 2 in binary, shift bits left and insert a zero at the right hand side.



 $0001_2 = 1_{10}$   $0010_2 = 2_{10}$  $0100_2 = 4_{10}$ 

https://powcoder.com

To divide by 2einhainary cshift bits right and insert a zero at the left hand side.



$$0111_2 = 7_{10}$$
  
 $0011_2 = 3_{10}$   
 $0001_2 = 1_{10}$ 

#### **Shifters**

- We can use multiplexors to shift bits left and right.
- We need to select each output bit to be the input bit on its left or right side

Assignment Project Exam Help



#### **Shifters**

 What if we also want the shifter to not shift or to set the output to zero? Use a 4-input multiplexor

| SEL | Out   |
|-----|-------|
| 00  | Zero  |
| 01  | Right |
| 10  | Left  |
| 11  | Thru  |



## **Arbitrary Multiplication**

- To multiply by other numbers say A \* B we could add A to itself B times, but it's faster to use shifts and adds like this...
- The powers of 2 you need to add to get the multiplicand determines the number combination of shifts and addition we need to perform on the multiplier (ie the 1s in its binary value)
- Let < dereote the binary left shift operator.
- 10 x 5 =  $(10 \times 4) + (10 \times 1) = 110010$ https://powcoder.com

$$5 = 101_{2}$$
  
=  $100_{2}$  d WeChat 1  
=  $4 + 1$ 

| Mult.   | Shifts       | Binary | Hex |
|---------|--------------|--------|-----|
| DOW & C | <b>2</b> < 2 | 101000 | 28  |
| 10 x 1  | 1010 << 0    | 001010 | 0A  |

• 
$$10 \times 7 = (10 \times 4) + (10 \times 2) + (10 \times 1) = 1000110_2$$

$$7 = 111_2$$
  
=  $100_2 + 10_2 + 1_2$   
=  $4 + 2 + 1$ 

| Mult.  | Shifts    | Binary | Hex |
|--------|-----------|--------|-----|
| 10 x 4 | 1010 << 2 | 101000 | 28  |
| 10 x 2 | 1010 << 1 | 010100 | 14  |
| 10 x 1 | 1010 << 0 | 001010 | 0A  |

## Multiplication Example

#### Multiply Sum $\leftarrow$ A x B

- Check every bit position of B so that if:
  - bit position 0 of B is 1, add A to the sum.
  - bit position 1 of B is 1, add A << 1 to the sum.
  - bit position 2 of B is 1, add A << 2 to the sum.
  - . A SIGNMENT BISTO LACK EXAMINED IN
  - etc..



## **Arbitrary Division**

For arbitrary division we can use basic binary long division.





## Sequential Logic (Section 2.5)

- Previously we looked at combinatorial logic which produces an output as some combination of the input values.
- Sequeintiale togrospic duces belout that depends not only on the inputs but on https://powcoder.com previous inputs as well.

Add WeChat powcoder



#### **Data Latches**

- None of the logic functions we saw before can store any data... bits come in and go straight out again.
- A Latch is a logic function that can store bits
   Consider the following logic:

https://powcoder.eom **OR** 

Add WeChat powcoder

This can store a '1' bit but not a '0' bit. We need another input to tell it to store a '0'bit, like this.



#### S-R Latch (RS-Bistable)

Let's rearrange the logic a bit as follows using the rules of logic (using DeMorgan's Theorem):



The result is called the SR-latch (or RS-Bistable)

Both inputs dre hermany pervenuer



- The S input sets the data state to 1
- The R input sets the data state to 0







• Or 
$$Q = 1$$
 and  $\overline{Q} = 0$ 



# Clocks and Synchronisation

- The main problem with latches is that after the inputs change the output is unstable for a short time.
- If we directly connect the output of a latch to the input of another circuit then the circuit may be unstable
- A clock signal can control when a latch can load its inputs after they are stable (ie when the clock is high)



- Clocked latches are sometimes called *Flip-Flops;* 
  - The faster the clock the faster that data can be stored/read into a latch

#### Data Latch (Level-Triggered D-Type bistable)

- We can use DeMorgan's Theorem again to convert the Latch to use NAND gates that is set using OFF inputs.
  - Both inputs are normally ON
  - Setting S to OFF sets the data state to 1
  - Setting ssignificated by Statem blelp

  - Having both to OFF at once is illegal
     When both are SN the latch is stable





## Bits / Bytes / Words

- If computer memory was only addressed one bit at a time, it would take quite a long time to retrieve enough data to any serious processing.
- Most computers do not process individual bits but instead group them together into multiples of 8 eg 8, 16, 32, 64tetc.//powcoder.com
- These groups are described as **words**, but word length varies depending on the machine.
- An 8 bit word is called a Byte.
- A 4 bit word is called a *Nibble* so 1 byte = 2 nibbles
  - There are no special names for other sized words.

## Registers

- Data Latches (Level-Triggered D-Type bistables) allow us to store 1 bit of information but we can group them in parallel
- This is called a **register** to store data consisting of multiple in the Project Exam Help
- The wordsize is/the number of bits a register can store

Add WeChat powcoder



7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 8 bit register

Simple 4 bit register using D-Latches

#### **Buses**

- We can connect logic gates together with lines that convey single bits of information between them.
- With registers we have multiple input and output lines to convey N-bits of data to and from the register
   A bus is a set of lines that simultaneously conveys a
- A **bus** is a set of lines that simultaneously conveys a set of bits between components.
- Two types of buses are common in computer systems: point Worphint, pand and the point buses.



Multipoint Buses use special gates with "tristate" outputs that can be connected together

## Computer Memory (Section 3.3)

- We can use an array of registers in series to create a memory bank.
- Every register location in the memory bank is given a unique address that is used so that we can select it and accessible to a location and accessible to a location.
- An 8 bit machine would use a bank of 8 bit registers and access 8 bit words from memory at a time.

Add WeChat powcoder  $_{6}$   $_{5}$   $_{4}$   $_{3}$   $_{2}$   $_{1}$   $_{0}$   $_{005}$   $_{1}$   $_{0}$   $_{0}$   $_{1}$   $_{1}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$   $_{0}$ 

## **Computer Memory**

- A memory bank needs some way of selecting memory addresses
- A special register called a memory address register (*MAR*) which is internal to the CPU contains the physical location of the next memory address that will be selected for reading/writing.
- Another internal register called the Memory Buffer Register (MBR) [or Memory Pata Register (MPR)] proles the value that was read /written to the selected memory address.



# Summary

#### Have considered:

- Arithmetic logic unit
- Binary multiplication and division
- Shifting https://powcoder.com
  Sequential Logic
- Data latches, S-R Latenwooder
- Clocks and synchronisation
- Registers, Buses, Computer memory

#### Next....

Processignment Project Exam Help

https://powcoder.com

Add WeChat powcoder